Published on March 2015 | Low Power Electronics, Tunnel FET, Nanoelectronics

Temperature Effect on Hetero Structure Junctionless Tunnel FET
Authors: S.B.Rahi , Bahniman Ghosh and Bhupesh Bishnoi,
Journal Name: Journal of Semiconductor
Volume: 36 Issue: 3 Page No: 1-5
Indexing: SCOPUS,Web of Science
Abstract:

For the first time, we investigate the temperature effect on AlGaAs/Si based hetero-structure junctionless double gate tunnel field effect transistor. Since junctionless tunnel FET is an alternative substitute device for ultra scaled deep-submicron CMOS technology, having very good device characteristics such as an improved subthreshold slope (< 60 mV/decade at 300 K) and very small static leakage currents. The improved subthreshold slope and static leakage current confirms that it will be helpful for the development of future low power switching circuits. The 2-D computer based simulation results show that OFF-state leakage current is almost temperature independent for the proposed device structure.

Download PDF
View Author/Co-Author
Copyright © 2024 All rights reserved